



CS2200 Systems and Networks Spring 2024

Lecture 6: Control path

Alexandros (Alex) Daglis
School of Computer Science
Georgia Institute of Technology

adaglis@gatech.edu

Lecture slides adapted from Bill Leahy of Georgia Tech

## Topics

- Logic design review
- Data paths
- Finite State Machines

## Simple FSM Example



# Ray Shield





| Transition No | Current State | Clicker | GenStart | GenStop | Next<br>State |
|---------------|---------------|---------|----------|---------|---------------|
| 0             | 0             | 0       | 0        | 0       | 0             |
| 1             | 1             | 0       | 0        | 0       | 1             |
| 2             | 0             | 1       | 1        | 0       | 1             |
| 3             | 1             | 1       | 0        | 1       | 0             |

## Ray Shield Controller



### Combinational Logic

- GenStart = CurrentState'&Clicker
- GenStop = CurrentState&Clicker
- NextState = (CurrentState&Clicker') | (CurrentState'&Clicker)

| Transition No | Current State | Clicker | GenStart | GenStop | Next<br>State |
|---------------|---------------|---------|----------|---------|---------------|
| 0             | 0             | 0       | 0        | 0       | 0             |
| 1             | 1             | 0       | 0        | 0       | 1             |
| 2             | 0             | 1       | 1        | 0       | 1             |
| 3             | 1             | 1       | 0        | 1       | 0             |

#### Can We Replace Combinational Logic with a ROM?

Since we can describe combinational logic as boolean expressions, what if we could replace a combinational circuit with a hardware truth table?

- Think of a properly programmed ROM as a literal truth table describing an FSM
  - The address represents the input bits (including current state)
  - The contents of the ROM produce the output bits (including the next state)
- Have you seen this somewhere before?

| х   | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10  |
|-----|----|----|----|----|----|----|----|----|----|-----|
| 1   | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10  |
| 2   | 2  | 4  | 6  | 8  | 10 | 12 | 14 | 16 | 18 | 20  |
| 3   | 3  | 6  | 9  | 12 | 15 | 18 | 21 | 24 | 27 | 30  |
| 4   | 4  | 8  | 12 | 16 | 20 | 24 | 28 | 32 | 36 | 40  |
| 5 - | 5  | 10 | 15 | 20 | 25 | 30 | 35 | 40 | 45 | 50  |
| 6   | 6  | 12 | 18 | 24 | 30 | 36 | 42 | 48 | 54 | 60  |
| 7   | 7  | 14 | 21 | 28 | 35 | 42 | 49 | 56 | 63 | 70  |
| 8   | 8  | 16 | 24 | 32 | 40 | 48 | 56 | 64 | 72 | 80  |
| 9   | 9  | 18 | 27 | 36 | 45 | 54 | 63 | 72 | 81 | 90  |
| 10  | 10 | 20 | 30 | 40 | 50 | 60 | 70 | 80 | 90 | 100 |

#### From FSM to ROM

| Transition No | Current State | Clicker | GenStart | GenStop | Next<br>State |
|---------------|---------------|---------|----------|---------|---------------|
| 0             | 0             | 0       | 0        | 0       | 0             |
| 1             | 1             | 0       | 0        | 0       | 1             |
| 2             | 0             | 1       | 1        | 0       | 1             |
| 3             | 1             | 1       | 0        | 1       | 0             |

ROM: 3-bit word x 4 words

→ 3 data bits, 2 address bits

|          |    | GenStart | GenStop | NextState |
|----------|----|----------|---------|-----------|
| A<br>D   | 00 | 0        | 0       | 0         |
| D        | 01 | 0        | 0       | 1         |
| R<br>E   | 10 | 1        | 0       | 1         |
| S        | 11 | 0        | 1       | 0         |
| <b>C</b> | •  |          |         |           |

## Replacing Discrete Logic with a ROM



#### How large a ROM?

If you have a truth table with a 4-bit input, 8 states (i.e., 3 state bits), and 5 outputs, what size ROM should you use to encode it?

- A.  $2^7$  words of 8 bits
- B.  $2^4$  words of 5 bits
- C.  $2^8$  words of 7 bits
- D.  $2^4$  words of 8 bits



#### Checkpoint

- Basics of logic design
  - Combinational
  - Sequential
- Elements of the datapath
  - Registers & register file
  - ALU
  - Mux
  - Decoders
  - Clock & clock width
  - Finite state machine (combinational and truth table)

#### We've Got a Datapath for LC-2200!



What else do we need??

Who sets all these signals?



#### A Control Unit!



#### What's in the ROM?

|               | Drive Signals |     |             |     |       |        | Load Signals |   |             |        |   |             | Vrite Signals |      |        |
|---------------|---------------|-----|-------------|-----|-------|--------|--------------|---|-------------|--------|---|-------------|---------------|------|--------|
| Current State | PC            | ALU | R<br>e<br>g | MEM | O F F | P<br>C | A            | В | M<br>A<br>R | I<br>R | Z | M<br>E<br>M | REG           | func | regSel |

Recognize all these as the control signals to drive the datapath

You will find each one on the datapath diagram!



#### The Next State is Stored in the ROM, Too!

|                  |                   | [ | Orive S | ignals |  |    | I            | Load | Signals | 5 |        | Write \$ | Signals |             |  |               |
|------------------|-------------------|---|---------|--------|--|----|--------------|------|---------|---|--------|----------|---------|-------------|--|---------------|
| Current<br>State | P ALU Reg MEM OFF |   |         |        |  | PC | PC A B MAR I |      |         |   | IR Z M |          | REG     | func regSel |  | Next<br>State |
|                  |                   |   |         |        |  |    |              |      |         |   |        |          |         |             |  |               |
|                  |                   |   |         |        |  |    |              |      |         |   |        |          |         |             |  |               |
|                  |                   |   |         |        |  |    |              |      |         |   |        |          |         |             |  |               |

In addition to being the Current State, this is also necessarily the address of the word in the ROM

#### This Means the ROM Contents Are Our Microprogram!

|                  |        | I   | Drive Si | ignals |     |    | L | oad | Signals |    |   | Write Si | gnals |      |        |               |
|------------------|--------|-----|----------|--------|-----|----|---|-----|---------|----|---|----------|-------|------|--------|---------------|
| Current<br>State | P<br>C | ALU | Reg      | MEM    | OFF | PC | A | В   | MAR     | IR | Z | МЕМ      | REG   | func | regSel | Next<br>State |
| 00000            | 1      |     |          |        |     |    | 1 |     | 1       |    |   |          |       |      |        | 00001         |
|                  |        |     |          |        |     |    |   |     |         |    |   |          |       |      |        |               |
|                  |        |     |          |        |     |    |   |     |         |    |   |          |       |      |        |               |
| •••              |        |     |          |        |     |    |   |     |         |    |   |          |       |      |        |               |

For short, we might write this microinstruction as 00000: DrPC LdA LdMAR next=0000 I

### A Familiar State Diagram?

What state diagram do you think a CPU implementer might be concerned with?



- Is a processor implementation a Finite State Machine?
- What happens in each state?
- What resources are needed to execute each instruction?

#### Implementing the LC-2200 ISA

- R-type instructions
  - Sequence of machine states are similar
  - Only the ALU op changes



|                  |        | D   | rive Siç | gnals |         | Load Signals |   |   |     |        | Write S | Signals |     |      |            |               |
|------------------|--------|-----|----------|-------|---------|--------------|---|---|-----|--------|---------|---------|-----|------|------------|---------------|
| Current<br>State | P<br>C | ALU | Reg      | MEM   | OF<br>F | PC           | A | В | MAR | I<br>R | Z       | MEM     | REG | func | Reg<br>Sel | Next<br>State |
| add1             |        |     | 1        |       |         |              | 1 |   |     |        |         |         |     |      | 01         | add2          |
| add2             |        |     | 1        |       |         |              |   | 1 |     |        |         |         |     |      | 10         | add3          |
| add3             |        | 1   |          |       |         |              |   |   |     |        |         |         | 1   | 00   | 00         | ifetch1       |

#### Implementing the LC-2200 ISA

- R-type instructions
  - Sequence of machine states are similar
  - Only the ALU op changes
- J-type instructions
  - Straightforward
- I-type instructions (LW, SW, ADDI)
  - Straightforward
- I-type instructions (BEQ)
  - May take some thought...
  - Let's do that first

#### So How Do We Handle BEQ?



BEQ has the following semantics:

if RegX == RegY then PC ← PC + I + signed-offset else nothing

Read values of RegX and RegY & perform comparison

How do we do that?

## Implementing BEQ



## Implementing BEQ



 $Rx \rightarrow A$ 

#### Control signals needed:

- Regsel=00
- DrReg
- LdA



 $Ry \rightarrow B$ 

#### Control signals needed:

- Regsel=01
- DrReg
- LdB



A-B

Load Z register with results of zero detect logic

#### Control signals needed:

- func = 10
- DrALU
- LdZ

At this point, what do we know?



#### Decision Time



#### BEQ has the following semantics:

if RegX == RegY then PC PC + I + signed offset else nothing

i.e. go back to fetchthe next instruction(e.g. <inst1>)

if branch is taken, next instruction is <instN>

A-B

Load Z register with results of zero detect logic

#### Control signals needed:

• func = 10

DrALU

LdZ

If Z==1 →
compute
target
address

If Z==0 → go to ifetch1



Presume we've taken the branch

beq4

PC > A

Control signals needed:

- DrPC
- LdA



Sign-extended offset → B

Control signals needed:

- DrOff
- LdB



 $A + B \rightarrow PC$ 

#### Control signals needed:

- func = 00
- DrALU
- LdPC

Next state will be ifetch1



#### And We Can Fill in Most ROM Values

|                  |        | D   | rive Siç | gnals |         |    | Load Signals Write |   |     |        |   |     |     |      |            |                       |
|------------------|--------|-----|----------|-------|---------|----|--------------------|---|-----|--------|---|-----|-----|------|------------|-----------------------|
| Current<br>State | P<br>C | ALU | Reg      | MEM   | OF<br>F | PC | A                  | В | MAR | I<br>R | Z | MEM | REG | func | Reg<br>Sel | Next<br>State         |
| beq1             |        |     | 1        |       |         |    | 1                  |   |     |        |   |     |     |      | 00         | beq2                  |
| beq2             |        |     | 1        |       |         |    |                    | 1 |     |        |   |     |     |      | 01         | beq3                  |
| beq3             |        | 1   |          |       |         |    |                    |   |     |        | 1 |     |     |      | 10         | beq4<br>or<br>ifetch1 |
| beq4             | 1      |     |          |       |         |    | 1                  |   |     |        |   |     |     |      |            | beq5                  |
| beq5             |        |     |          |       | 1       |    |                    | 1 |     |        |   |     |     |      |            | beq6                  |
| beq6             |        | 1   |          |       |         | 1  |                    |   |     |        |   |     |     | 00   |            | ifetch1               |

#### But How Do We Handle that Decision?

- The steps in the ROM only allow for one "Next State"....
- So we must come up with some way to modify that Next State if we want to branch...
- What if we expand the ROM address by one bit so we can prepend a zero or one bit to the Next State if we want to test Z?
  - It doubles the ROM size, though... 2x number of words
  - For example, if Next State was 01000, we'd output 001000 UNLESS we wanted to test Z. Then we'd either output 101000 or 001000 by setting Z's value as the first bit of our next-state ROM address
- How can we do that?

### We're Going to Tweak the Control Unit





# The two-way modifier bit T is enabled...

- % A. At the first step of the BEQ execution
- **8.** In the middle of the BEQ execution after operand comparison
- o% C. Always
- ow D. Never





#### The Z bit input to the Modifier...

- o» A. Is always zero
- **8.** Is the output of the ROM itself
- C. Is the output of the Z register in the datapath
- D. Is I if the instruction is BEQ
- o% E. No clue



### So We Need to Set T in the Microcode

|                  | Drive Signals                                                             |     |     |     |     | Load Signals |   |   |     |    |   | Write<br>Signals |     |      |            |   |               |
|------------------|---------------------------------------------------------------------------|-----|-----|-----|-----|--------------|---|---|-----|----|---|------------------|-----|------|------------|---|---------------|
| Current<br>State | PC                                                                        | ALU | Reg | MEM | OFF | PC           | A | В | MAR | IR | Z | ME<br>M          | REG | func | Reg<br>Sel | Т | Next<br>State |
| 010000           |                                                                           |     | 1   |     |     |              | 1 |   |     |    |   |                  |     |      | 00         |   | 10001         |
| 010001           |                                                                           |     | 1   |     |     |              |   | 1 |     |    |   |                  |     |      | 01         |   | 10010         |
| 010010           |                                                                           | 1   |     |     |     |              |   |   |     |    | 1 |                  |     |      | 10         | 1 | 10011         |
| 110011           | 1                                                                         |     |     |     |     |              | 1 |   |     |    |   |                  |     |      |            | 1 | 10100         |
| 110100           |                                                                           |     |     |     | 1   |              |   | 1 |     |    |   |                  |     |      |            | 1 | 10101         |
| 110101           |                                                                           | 1   |     |     |     | 1            |   |   |     |    |   |                  |     | 00   |            |   | 00000         |
|                  |                                                                           |     |     |     |     |              |   |   |     |    |   |                  |     |      |            |   |               |
| 010011           | Here we need to fill in the <i>contents</i> of ROM location ifetch1. Why? |     |     |     |     |              |   |   |     |    |   |                  |     |      |            |   |               |

### What's the Problem with the Z Branch?



#### An Old Microcode Trick!



# Back to basic State Diagram



#### FETCH macro-state

- Need to do
  - We need to send PC to the memory
  - Read the memory contents
  - Bring the memory contents read into the IR
  - Increment the PC
  - (And decode the opcode by branching to the right execution state)
- Microstates to accomplish
  - ifetch l
    - $PC \rightarrow MAR$
  - ifetch2
    - $MEM[MAR] \rightarrow IR$
  - ifetch3
    - $PC \rightarrow A$
  - ifetch4
    - $A+I \rightarrow PC$



- ifetch l
  - $PC \rightarrow MAR$
  - $\blacksquare$  PC  $\rightarrow$  A
- ifetch2
  - $MEM[MAR] \rightarrow IR$
- ifetch3
  - $A+I \rightarrow PC$

# FETCH state: Adding in control signals

- ifetch I
  - $PC \rightarrow MAR$
  - $\blacksquare PC \to A$
  - Control signals needed:
    - DrPC
    - LdMAR
    - LdA

- ifetch2
  - $MEM[MAR] \rightarrow IR$
  - Control signals needed:
    - DrMEM
    - LdIR



- ifetch3
  - $A+I \to PC$
  - Control signals needed:
    - func  $\stackrel{\sim}{=}$  | |
    - DrALU
    - LdPC

### Before ifetch I



# Implementing ifetch I (end of clock I)

- $\blacksquare$  PC  $\rightarrow$  MAR
- $\blacksquare$  PC  $\rightarrow$  A
- Control signals needed:

DrPC LdMAR LdA Others=0



# Implementing ifetch2 (end of clock 2)

- $MEM[MAR] \rightarrow IR$
- Control signals needed:

DrMem LdIR Others=0



# Implementing ifetch3 (end of clock 3)

- $A+I \rightarrow PC$
- Control signals needed:

func=11 DrALU LdPC Others=0



### DECODE State



- Decode is a MULTIWAY branch!
- We can't encode this in Next State!
- Actually, we can... let's reuse the same trick we applied for BEQ!

#### DECODE State



- On the last step of ifetch, we'll set the top 4 bits of our ROM address to the opcode that's in IR[31:28]!
- OK. How do we do that?

# Let's extend the Control Unit again

- We expanded the ROM address from 5 to 6 bits for BEQ
- Let's extend it from 6 to 10 bits and use the opcode as the top 4 bits of the ROM address
- That means if the opcode is 0010 and next-state is 000011, then if we use the opcode bits, we would use 0010 000011 as the next state so the microcode to execute 0010 would start at that address
- This gives us a many-way branch!

## Updated Control Unit



DrPC, DrALU, DrREG,
DrMEM, DrOFF
LdPC, LdA, LdB, LdMAR,
LdIR, LdZ, WrREG, WrMEM
func

RegSel

M, T

So what got added?

We added a T bit to the ROM for BEQ AND the T bit and the Z bit to become the 6<sup>th</sup> address bit

Now add an M bit to the ROM

AND the M bit and the OP from bits IR[31:28]

to become the 10<sup>th</sup>-7<sup>th</sup> address bits

### What's in MODIFIER?



#### Let's Encode the 3 ifetch States

|               | Drive Signals |     |     |     |     | Load Signals |   |   |     |    | Write Signals |     |     |      |            |   |   |               |
|---------------|---------------|-----|-----|-----|-----|--------------|---|---|-----|----|---------------|-----|-----|------|------------|---|---|---------------|
| Current State | PC            | ALU | Reg | MEM | OFF | PC           | A | В | MAR | IR | Z             | MEM | REG | func | Reg<br>Sel | M | Т | Next<br>State |
| 0000000000    | 1             |     |     |     |     |              | 1 |   | 1   |    |               |     |     |      |            |   |   | 00001         |
| 000000001     |               |     |     | 1   |     |              |   |   |     | 1  |               |     |     |      |            |   |   | 00010         |
| 000000010     |               | 1   |     |     |     | 1            |   |   |     |    |               |     |     | 11   |            | 1 |   | 10000         |

- So how do we make it take that multi-way branch?
- Just set the M bit at 0000000010!

#### Next State After the Last State of Fetch



### ROM Contents



### **EXECUTE** state: ADD instruction







### **EXECUTE** state: ADD instruction



#### **EXECUTE** state: ADD instruction



## EXECUTE state: JALR instruction

```
JALR instruction does the following:
       R_Y \leftarrow PC + I
       PC \leftarrow R_{\times}
jalrl
     PC \rightarrow Ry
     Control signals needed:
           DrPC
           RegSel = 01
          WrREG
jalr2
     Rx \rightarrow PC
     Control signals needed:
           RegSel = 00
           DrREG
           LdPC
```





### Question

When all of the control signals are zero in the LC-2200 datapath, what value is being presented by the ALU to DrALU?

**o**‰ A. A + B

B. The value of one of the registers

o% C. Zero

% D. Floating



# Alternative Style of Control Unit Design

A number of different approaches may be used to implement the Control Unit

# Microprogrammed Control

- As presented our design works
- Problem: Too slow
  - Solution: Pre-fetch the next microinstruction
- Problem: Too much memory required
  - Solution: OR the opcode with the next state value 10000 instead of pre-pending it
  - Solution: Use more than one ROM and more sophisticated Decode/BEQ logic
    - One set of ROMs for which state comes next
    - One for what the control outputs should be in the state

# 3-ROM Microsequencer



# Space/Time Tradeoff

#### Flat ROM

- More space (since we increased the ROM by a factor of 32 for the occasional address modifiers, but have extra ROM space)
- Faster since only one ROM access in each microinstruction
- Micro sequencer (3-ROM control unit)
  - Less space (main ROM much smaller than Flat ROM)
  - Slower since additional ROM access in every clock cycle

#### Hardwired Control

- State machine can be represented as sequential logic truth table
- Thus can be implemented using normal combinational logic or FPGA
- Can produce boolean function for each control signal
  - E.g., DrPC = ifetch I + jalr I + beq4 + ...

| Control<br>Regime    | Pros                                                                   | Cons                                                       | Comment                                                                                                         | When to use                                                                        | Examples                                                                                                                      |
|----------------------|------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Micro-<br>programmed | Simplicity,<br>maintainability,<br>flexibility<br>Rapid<br>prototyping | Potential for space and time inefficiency                  | Space inefficiency may be mitigated with vertical microcode Time inefficiency may be mitigated with prefetching | For complex instructions, and for quick non-pipelined prototyping of architectures | PDP 11 series,<br>IBM 360 and<br>370 series,<br>Motorola<br>68000,<br>complex<br>instructions in<br>Intel x86<br>architecture |
| Hardwired            | Amenable for pipelined implementation Potential for higher performance | Potentially harder to change the design Longer design time | Maintainability can be increased with the use of structured hardware such as PLAs and FPGAs                     | For High performance pipelined implementation of architectures                     | Most modern<br>processors<br>including Intel<br>Pentium<br>series, IBM<br>PowerPC,<br>MIPS                                    |